eUSCI_A UART Registers
791
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Enhanced Universal Serial Communication Interface (eUSCI) – UART Mode
30.4.6 UCAxRXBUF Register
eUSCI_Ax Receive Buffer Register
Figure 30-17. UCAxRXBUF Register
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
UCRXBUFx
r
r
r
r
r
r
r
r
Table 30-13. UCAxRXBUF Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved
7-0
UCRXBUFx
R
0h
The receive-data buffer is user accessible and contains the last received
character from the receive shift register. Reading UCAxRXBUF resets the
receive-error bits, the UCADDR or UCIDLE bit, and UCRXIFG. In 7-bit data
mode, UCAxRXBUF is LSB justified and the MSB is always reset.
30.4.7 UCAxTXBUF Register
eUSCI_Ax Transmit Buffer Register
Figure 30-18. UCAxTXBUF Register
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
UCTXBUFx
rw
rw
rw
rw
rw
rw
rw
rw
Table 30-14. UCAxTXBUF Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved
7-0
UCTXBUFx
RW
0h
The transmit data buffer is user accessible and holds the data waiting to be
moved into the transmit shift register and transmitted on UCAxTXD. Writing to
the transmit data buffer clears UCTXIFG. The MSB of UCAxTXBUF is not used
for 7-bit data and is reset.