Timer_A Registers
660
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Timer_A
25.3.3 TAxCCTLn Register
Timer_Ax Capture/Compare Control n Register
Figure 25-18. TAxCCTLn Register
15
14
13
12
11
10
9
8
CM
CCIS
SCS
SCCI
Reserved
CAP
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
r-(0)
r-(0)
rw-(0)
7
6
5
4
3
2
1
0
OUTMOD
CCIE
CCI
OUT
COV
CCIFG
rw-(0)
rw-(0)
rw-(0)
rw-(0)
r
rw-(0)
rw-(0)
rw-(0)
Table 25-6. TAxCCTLn Register Description
Bit
Field
Type
Reset
Description
15-14
CM
RW
0h
Capture mode
00b = No capture
01b = Capture on rising edge
10b = Capture on falling edge
11b = Capture on both rising and falling edges
13-12
CCIS
RW
0h
Capture/compare input select. These bits select the
input signal. See
the device-specific data sheet for specific signal connections.
00b = CCIxA
01b = CCIxB
10b = GND
11b = VCC
11
SCS
RW
0h
Synchronize capture source. This bit is used to synchronize the capture input
signal with the timer clock.
0b = Asynchronous capture
1b = Synchronous capture
10
SCCI
RW
0h
Synchronized capture/compare input. The selected CCI input signal is latched
with the EQUx signal and can be read from this bit.
9
Reserved
R
0h
Reserved. Reads as 0.
8
CAP
RW
0h
Capture mode
0b = Compare mode
1b = Capture mode
7-5
OUTMOD
RW
0h
Output mode. Modes 2, 3, 6, and 7 are not useful for
because EQUx
= EQU0.
000b = OUT bit value
001b = Set
010b = Toggle/reset
011b = Set/reset
100b = Toggle
101b = Reset
110b = Toggle/set
111b = Reset/set
4
CCIE
RW
0h
Capture/compare interrupt enable. This bit enables the interrupt request of the
corresponding CCIFG flag.
0b = Interrupt disabled
1b = Interrupt enabled
3
CCI
R
0h
Capture/compare input. The selected input signal can be read by this bit.
2
OUT
RW
0h
Output. For output mode 0, this bit directly controls the state of the output.
0b = Output low
1b = Output high