RTC_C Registers
765
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Real-Time Clock C (RTC_C)
29.4.50 RTCTCCTL0 Register
Real-Time Clock Time Capture Control Register 0
(1)
These bits are not reset on POR.
Figure 29-53. RTCTCCTL0 Register
7
6
5
4
3
2
1
0
Reserved
AUX3RST
(1)
TCEN
(1)
r-0
r-0
r-0
r-0
r-0
r-0
rw-(1)
rw-(0)
Table 29-54. RTCTCCTL0 Register Description
Bit
Field
Type
Reset
Description
7-2
Reserved
R
0h
Reserved. Always reads as 0.
1
AUX3RST
RW
1h
Indication of power cycle on AUXVCC3
0b = No power cycle on AUXVCC3 since the last clear by the User
1b = Indication of AUXVCC3 power cycle. Needs to be cleared by User to
observe the next power cycle on AUXVCC3
0
TCEN
RW
0h
Enable for RTC tamper detection with time stamp
0b = Tamper detection with time stamp disabled
1b = Tamper detection with time stamp enabled
29.4.51 RTCTCCTL1 Register
Real-Time Clock Time Capture Control Register 1
Figure 29-54. RTCTCCTL1 Register
7
6
5
4
3
2
1
0
Reserved
RTCCAPIE
RTCCAPIFG
r-0
r-0
r-0
r-0
r-0
r-0
rw-(0)
rw-(0)
Table 29-55. RTCTCCTL1 Register Description
Bit
Field
Type
Reset
Description
7-2
Reserved
R
0h
Reserved. Always reads as 0.
1
RTCCAPIE
RW
0h
Tamper event interrupt enable. In modules that support LPM3.5 or LPM4.5, this
interrupt can be used as LPM3.5 or LPM4.5 wake-up event.
0b = Interrupt not enabled
1b = Interrupt enabled (LPM3.5 and LPM4.5 wake-up enabled)
0
RTCCAPIFG
RW
0h
Common interrupt flag for all tamper events. In modules that support LPM3.5 or
LPM4.5, this interrupt can be used as LPM3.5 or LPM4.5 wake-up event.
0b = Tamper event did not occur
1b = At least one tamper event occurred. Status of individual tamper events can
be found from the CAPEV bit in RTCCAPxCTL.