SFR Registers
75
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
System Resets, Interrupts, and Operating Modes, System Control Module
(SYS)
1.15.3 SFRRPCR Register
Reset Pin Control Register
(1)
On some devices this bit can be written, but it must always be written as 1.
Figure 1-9. SFRRPCR Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
Reserved
SYSRSTRE
SYSRSTUP
SYSNMIIES
SYSNMI
r0
r0
r0
r(w
(1)
)-1
rw-1
rw-1
rw-0
rw-0
(1)
On some devices this bit can be written, but it must always be written as 1.
Table 1-15. SFRRPCR Register Description
Bit
Field
Type
Reset
Description
15-5
Reserved
R
0h
Reserved. Always reads as 0.
4
Reserved
R(W
(1)
)
1h
Reserved. Must be written as 1.
3
SYSRSTRE
RW
1h
Reset pin resistor enable
0b = Pullup or pulldown resistor at the RST/NMI pin is disabled.
1b = Pullup or pulldown resistor at the RST/NMI pin is enabled.
2
SYSRSTUP
RW
1h
Reset resistor pin pullup or pulldown
0b = Pulldown is selected.
1b = Pullup is selected.
1
SYSNMIIES
RW
0h
NMI edge select. This bit selects the interrupt edge for the NMI when SYSNMI =
1. Modifying this bit can trigger an NMI. Modify this bit when SYSNMI = 0 to
avoid triggering an accidental NMI.
0b = NMI on rising edge
1b = NMI on falling edge
0
SYSNMI
RW
0h
NMI select. This bit selects the function for the RST/NMI pin.
0b = Reset function
1b = NMI function