HSPLL Registers
486
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
High-Speed PLL (HSPLL)
20.6.3 HSPLLRIS Register (Offset = 4h) [reset = 0h]
HSPLLRIS is shown in
and described in
Return to
Raw Interrupt Status Register. Read Only Register.
The HSPLLRIS register allows the user to implement a poll scheme instead of an interrupt (as the
interrupt does not need to be enabled) Note that the HSPLLRIS flag can be cleared by writing to the MISC
register bit even if the corresponding IM bit is not enabled.
Figure 20-5. HSPLLRIS Register
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
PLLUNLOCK
R-0h
R-0h
Table 20-4. HSPLLRIS Register Field Descriptions
Bit
Field
Type
Reset
Description
15-1
RESERVED
R
0h
Reserved
0
PLLUNLOCK
R
0h
PLL Unlock Raw Interrupt Status bit. Read Only. This bit is set when
PLL output changes from lock to unlock status.
Reset type: PUC
0h (R) = PLL status has not been changed
1h (R) = PLL status has been changed from Lock to Unlock