SDHS Registers
597
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5.2 SDHSMIS Register (Offset = 2h) [reset = 0h]
SDHSMIS is shown in
and described in
Return to
Masked Interrupt Status Register.
Figure 22-28. SDHSMIS Register
15
14
13
12
11
10
9
8
Reserved
R-0h
7
6
5
4
3
2
1
0
Reserved
WINLO
WINHI
DTRDY
SSTRG
ACQDONE
OVF
R-0h
R-0h
R-0h
R-0h
R-0h
R-0h
R-0h
Table 22-13. SDHSMIS Register Field Descriptions
Bit
Field
Type
Reset
Description
15-6
Reserved
R
0h
Reserved. Always reads as 0.
5
WINLO
R
0h
SDHS Window Low Masked Interrupt Status bit.
Reset type: PUC
0h (R) = No interrupt pending
1h (R) = Interrupt pending
4
WINHI
R
0h
SDHS Window High Masked Interrupt Status bit.
Reset type: PUC
0h (R) = No interrupt pending
1h (R) = Interrupt pending
3
DTRDY
R
0h
SDHS Data Ready Masked Interrupt Status bit.
Reset type: PUC
0h (R) = No interrupt pending
1h (R) = Interrupt pending
2
SSTRG
R
0h
SDHS Conversion Start Trigger Masked Interrupt Status bit.
Reset type: PUC
0h (R) = No interrupt pending
1h (R) = Interrupt pending
1
ACQDONE
R
0h
Acquisition Done Masked Interrupt Status bit.
Reset type: PUC
0h (R) = No interrupt pending
1h (R) = Interrupt pending
0
OVF
R
0h
SDHS Data Overflow Masked Interrupt Status bit.
Reset type: PUC
0h (R) = No interrupt pending
1h (R) = Interrupt pending