SDHS Registers
601
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5.5 SDHSICR Register (Offset = 8h) [reset = 0h]
SDHSICR is shown in
and described in
Return to
Interrupt Clear Register. Writing '1' to clear the corresponding bit in SDHSRIS register. Read as zero.
Note: This register can be used to clear an interrupt source without reading the SDHSIIDX register.
Figure 22-31. SDHSICR Register
15
14
13
12
11
10
9
8
ISTOP
Reserved
W-0h
R-0h
7
6
5
4
3
2
1
0
Reserved
WINLO
WINHI
DTRDY
SSTRG
ACQDONE
OVF
R-0h
W-0h
W-0h
W1S-0h
W-0h
W-0h
W-0h
Table 22-16. SDHSICR Register Field Descriptions
Bit
Field
Type
Reset
Description
15
ISTOP
W
0h
Incomplete Stop Interrupt Clear bit.
14-6
Reserved
R
0h
Reserved. Always reads as 0.
5
WINLO
W
0h
SDHS Window Low Interrupt Clear bit.
4
WINHI
W
0h
SDHS Window High Interrupt Clear bit.
Reset type: PUC
3
DTRDY
W1S
0h
SDHS Data Ready Interrupt Clear bit.
Note: SDHSRIS.DTRDY is automatically cleared by hardware when
the data buffer is empty. This bit can be used to de-assert
SDHSRIS.DTRDY only when SDHSRIS.DTRDY is asserted by
writing '1' to SDHSISR.DTRDY and the data buffer is empty.
Reset type: PUC
2
SSTRG
W
0h
SDHS Converstion Start Trigger Interrupt Clear bit.
1
ACQDONE
W
0h
Acquisition Done Interrupt Clear bit.
0
OVF
W
0h
SDHS Data Overflow Interrupt Clear bit.