SDHS Registers
600
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5.4 SDHSIMSC Register (Offset = 6h) [reset = 0h]
SDHSIMSC is shown in
and described in
.
Return to
Interrupt Mask Register.
Figure 22-30. SDHSIMSC Register
15
14
13
12
11
10
9
8
ISTOP
Reserved
R-0h
R-0h
7
6
5
4
3
2
1
0
Reserved
WINLO
WINHI
DTRDY
SSTRG
ACQDONE
OVF
R-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
Table 22-15. SDHSIMSC Register Field Descriptions
Bit
Field
Type
Reset
Description
15
ISTOP
R
0h
Incomplete Stop Interrupt Mask bit. Read Only. Note that this
interrupt is always disabled. No interrupt will be generated.
14-6
Reserved
R
0h
Reserved. Always reads as 0.
5
WINLO
R/W
0h
SDHS Window Low Interrupt Mask bit.
Reset type: PUC
0h (R/W) = Interrupt is disabled
1h (R/W) = Interrupt is enabled
4
WINHI
R/W
0h
SDHS Window High Interrupt Mask bit.
Reset type: PUC
0h (R/W) = Interrupt is disabled
1h (R/W) = Interrupt is enabled
3
DTRDY
R/W
0h
SDHS Data Ready Interrupt Mask bit.
Reset type: PUC
0h (R/W) = Interrupt is disabled
1h (R/W) = Interrupt is enabled
2
SSTRG
R/W
0h
SDHS Start Conversion Trigger Interrupt Mask bit.
Reset type: PUC
0h (R/W) = Interrupt is disabled
1h (R/W) = Interrupt is enabled
1
ACQDONE
R/W
0h
Acquisition Done Interrupt Mask bit.
Reset type: PUC
0h (R/W) = Interrupt is disabled
1h (R/W) = Interrupt is enabled
0
OVF
R/W
0h
SDHS Data Overflow Interrupt Mask bit.
Reset type: PUC
0h (R/W) = Interrupt is disabled
1h (R/W) = Interrupt is enabled