MSP430 and MSP430X Instructions
156
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
CPUX
4.5.2.7.3 MSP430X Address Instruction Cycles and Lengths
lists the length and the CPU cycles for all addressing modes of the MSP430X address
instructions.
Table 4-19. Address Instruction Cycles and Length
Addressing Mode
Execution Time
(MCLK Cycles)
Length of Instruction
(Words)
Example
Source
Destination
MOVA
BRA
CMPA
ADDA
SUBA
MOVA
CMPA
ADDA
SUBA
Rn
Rn
1
1
1
1
CMPA R5,R8
PC
3
3
1
1
SUBA R9,PC
x(Rm)
4
–
2
–
MOVA R5,4(R6)
EDE
4
–
2
–
MOVA R8,EDE
&EDE
4
–
2
–
MOVA R5,&EDE
@Rn
Rm
3
–
1
–
MOVA @R5,R8
PC
5
–
1
–
MOVA @R9,PC
@Rn+
Rm
3
–
1
–
MOVA @R5+,R8
PC
5
–
1
–
MOVA @R9+,PC
#N
Rm
2
3
2
2
CMPA #20,R8
PC
3
3
2
2
SUBA #FE000h,PC
x(Rn)
Rm
4
–
2
–
MOVA 2(R5),R8
PC
6
–
2
–
MOVA 2(R6),PC
EDE
Rm
4
–
2
–
MOVA EDE,R8
PC
6
–
2
–
MOVA EDE,PC
&EDE
Rm
4
–
2
–
MOVA &EDE,R8
PC
6
–
2
–
MOVA &EDE,PC