RTC_B Registers
714
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Real-Time Clock B (RTC_B)
28.3.26 RTCPS1CTL Register
Real-Time Clock Prescale Timer 1 Control Register
(1)
The configuration of these bits is retained during LPMx.5 until LOCKLPM5 is cleared, but not the register bits themselves; therefore,
reconfiguration after wake-up from LPMx.5 before clearing LOCKLPM5 is required.
Figure 28-27. RTCPS1CTL Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
RT1IPx
(1)
RT1PSIE
(1)
RT1PSIFG
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-0
rw-(0)
Table 28-27. RTCPS1CTL Register Description
Bit
Field
Type
Reset
Description
15-5
Reserved
R
0h
Reserved. Always reads as 0.
4-2
RT1IPx
RW
0h
Prescale timer 1 interrupt interval
000b = Divide by 2
001b = Divide by 4
010b = Divide by 8
011b = Divide by 16
100b = Divide by 32
101b = Divide by 64
110b = Divide by 128
111b = Divide by 256
1
RT1PSIE
RW
0h
Prescale timer 1 interrupt enable
0b = Interrupt not enabled
1b = Interrupt enabled (LPMx.5 wake-up enabled)
0
RT1PSIFG
RW
0h
Prescale timer 1 interrupt flag. In modules supporting LPMx.5 this interrupt can
be used as LPMx.5 wake-up event.
0b = No time event occurred
1b = Time event occurred