CRC32 Register Descriptions
443
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
CRC32 Module
16.3.1.7 CRC32RESRW0 Register
Data Result Register Word_0 as Bit Reversed for 32-Bit CRCs
Data written to this register represents the seed for the CRC calculation. This register always reflects the
latest signature of the values collected so far. This register can be accessed 8-bit wide and 16-bit wide.
Figure 16-9. CRC32RESRW0 Register
15
14
13
12
11
10
9
8
CRC32RESRW0
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
7
6
5
4
3
2
1
0
CRC32RESRW0
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
Table 16-8. CRC32RESRW0 Register Description
Bit
Field
Type
Reset
Description
15-0
CRC32RESRW0
RW
FFh
CRC32 bit reverse initialization and result word0. This register holds the current
CRC32 result (according to the CRC32-ISO3309 standard). The order of bits is
reverse to the order of bits in the CRC32INIRESW1 register.
16.3.1.8 CRC32RESRW1 Register
Data Result Register Word1 as Bit Reversed for 32-Bit CRCs
Data written to this register represents the seed for the CRC calculation. This register always reflects the
latest signature of the values collected so far. This register can be accessed 8-bit wide and 16-bit wide.
Figure 16-10. CRC32RESRW1 Register
15
14
13
12
11
10
9
8
CRC32RESRW1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
7
6
5
4
3
2
1
0
CRC32RESRW1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
Table 16-9. CRC32RESRW1 Register Description
Bit
Field
Type
Reset
Description
15-0
CRC32RESRW1
RW
FFh
CRC32 bit reverse initialization and result word1. This register holds the current
CRC32 result (according to the CRC32-ISO3309 standard). The order of bits is
reverse to the order of bits in the CRC32INIRESW0 register.