ADC12_B Registers
900
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
ADC12_B
34.3.6 ADC12MCTLx Register (x = 0 to 31)
ADC12_B Conversion Memory Control x Register (x = 0 to 31)
Figure 34-19. ADC12MCTLx Register
15
14
13
12
11
10
9
8
Reserved
ADC12WINC
ADC12DIF
Reserved
ADC12VRSEL
r0
rw-(0)
rw-(0)
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
ADC12EOS
Reserved
ADC12INCHx
rw-(0)
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
Can be modified only when ADC12ENC = 0.
Table 34-9. ADC12MCTLx Register Description
Bit
Field
Type
Reset
Description
15
Reserved
R
0h
Reserved. Always reads as 0.
14
ADC12WINC
RW
0h
Comparator window enable. Can be modified only when ADC12ENC = 0.
0b = Comparator window disabled
1b = Comparator window enabled
13
ADC12DIF
RW
0h
Differential mode. Can be modified only when ADC12ENC = 0.
0b = Single-ended mode enabled
1b = Differential mode enabled
12
Reserved
R
0h
Reserved. Always reads as 0.
11-8
ADC12VRSEL
RW
0h
Selects combinations of VR+ and VR- sources as well as the buffer selection.
Note: there is only one buffer so it can be used for either VR+ or VR-, but not
both. Can be modified only when ADC12ENC = 0.
0000b = VR+ = AVCC, VR- = AVSS
0001b = VR+ = VREF buffered, VR- = AVSS
0010b = VR+ = VeREF-, VR- = AVSS
0011b = VR+ = VeREF+ buffered, VR- = AVSS
0100b = VR+ = VeREF+, VR- = AVSS
0101b = VR+ = AVCC, VR- = VeREF+ buffered
0110b = VR+ = AVCC, VR- = VeREF+
0111b = VR+ = VREF buffered, VR- = VeREF+
1000b = Reserved
1001b = VR+ = AVCC, VR- = VREF buffered
1010b = Reserved
1011b = VR+ = VeREF+, VR- = VREF buffered
1100b = VR+ = AVCC, VR- = VeREF-
1101b = VR+ = VREF buffered, VR- = VeREF-
1110b = VR+ = VeREF+, VR- = VeREF-
1111b = VR+ = VeREF+ buffered, VR- = VeREF-
7
ADC12EOS
RW
0h
End of sequence. Indicates the last conversion in a sequence. Can be modified
only when ADC12ENC = 0.
0b = Not end of sequence
1b = End of sequence
6-5
Reserved
R
0h
Reserved. Always reads as 0.