LCD_C Registers
963
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
LCD_C Controller
36.3.8 LCDCPCTL2 Register
LCD_C Port Control Register 2 (
≥
256 Segments)
NOTE: Settings for LCDSx should be changed only while LCDON = 0.
Figure 36-19. LCDCPCTL2 Register
15
14
13
12
11
10
9
8
LCDS47
LCDS46
LCDS45
LCDS44
LCDS43
LCDS42
LCDS41
LCDS40
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
7
6
5
4
3
2
1
0
LCDS39
LCDS38
LCDS37
LCDS36
LCDS35
LCDS34
LCDS33
LCDS32
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 36-15. LCDCPCTL2 Register Description
Bit
Field
Type
Reset
Description
15-0
LCDSx
RW
0h
LCD segment line x enable.
On devices supporting a maximum of 256 segments LCDS39 to LCDS47 are
reserved, if COM7 to COM1 are shared with segments. If COM7 to COM1 are
not shared with segments the complete register LCDCPCTL2 is not available.
On devices supporting a maximum of 320 segments, LCDS47 is reserved if
COM7 to COM1 are shared with segments. If COM7 to COM1 are not shared
with segments, LCDS40 to LCDS47 are reserved.
This bit affects only pins with multiplexed functions. Dedicated LCD pins are
always LCD function.
NOTE: Settings for LCDSx should be changed only while LCDON = 0.
0b = Multiplexed pins are port functions
1b = Pins are LCD functions
36.3.9 LCDCPCTL3 Register
LCD_C Port Control Register 2 (384 Segments, COMs Shared With Segments)
NOTE: Settings for LCDSx should be changed only while LCDON = 0.
Figure 36-20. LCDCPCTL3 Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
LCDS53
LCDS52
LCDS51
LCDS50
LCDS49
LCDS48
r0
r0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 36-16. LCDCPCTL3 Register Description
Bit
Field
Type
Reset
Description
15-6
Reserved
R
0h
Reserved
5-0
LCDSx
RW
0h
LCD segment line x enable.
This bit affects only pins with multiplexed functions. Dedicated LCD pins are
always LCD function.
NOTE: Settings for LCDSx should be changed only while LCDON = 0.
0b = Multiplexed pins are port functions
1b = Pins are LCD functions