ADC12_B Registers
895
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
ADC12_B
34.3.2 ADC12CTL1 Register (offset = 02h) [reset = 0000h]
ADC12_B Control 1 Register
Figure 34-15. ADC12CTL1 Register
15
14
13
12
11
10
9
8
Reserved
ADC12PDIV
ADC12SHSx
ADC12SHP
ADC12ISSH
r-0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
ADC12DIVx
ADC12SSELx
ADC12CONSEQx
ADC12BUSY
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
r-(0)
Can be modified only when ADC12ENC = 0.
Table 34-5. ADC12CTL1 Register Description
Bit
Field
Type
Reset
Description
15
Reserved
R
0h
Reserved. Always reads as 0.
14-13
ADC12PDIV
RW
0h
ADC12_B predivider. This bit predivides the selected ADC12_B clock source.
00b = Predivide by 1
01b = Predivide by 4
10b = Predivide by 32
11b = Predivide by 64
12-10
ADC12SHSx
RW
0h
ADC12_B sample-and-hold source select
000b = ADC12SC bit
001b = see the device-specific data sheet for source
010b = see the device-specific data sheet for source
011b = see the device-specific data sheet for source
100b = see the device-specific data sheet for source
101b = see the device-specific data sheet for source
110b = see the device-specific data sheet for source
111b = see the device-specific data sheet for source
9
ADC12SHP
RW
0h
ADC12_B sample-and-hold pulse-mode select. This bit selects the source of the
sampling signal (SAMPCON) to be either the output of the sampling timer or the
sample-input signal directly.
0b = SAMPCON signal is sourced from the sample-input signal.
1b = SAMPCON signal is sourced from the sampling timer.
8
ADC12ISSH
RW
0h
ADC12_B invert signal sample-and-hold.
0b = The sample-input signal is not inverted.
1b = The sample-input signal is inverted.
7-5
ADC12DIVx
RW
0h
ADC12_B clock divider
000b = /1
001b = /2
010b = /3
011b = /4
100b = /5
101b = /6
110b = /7
111b = /8
4-3
ADC12SSELx
RW
0h
ADC12_B clock source select
00b = ADC12OSC (MODOSC)
01b = ACLK
10b = MCLK
11b = SMCLK