SDHS Registers
602
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5.6 SDHSISR Register (Offset = Ah) [reset = 0h]
SDHSISR is shown in
and described in
Return to
Interrupt Set Register. Writing '1' to assert the corresponding bit in SDHSRIS register. Read as zero.
Note: This register can be used for debugging purpose to generate an interrupt manually.
Figure 22-32. SDHSISR Register
15
14
13
12
11
10
9
8
ISTOP
Reserved
W-0h
R-0h
7
6
5
4
3
2
1
0
Reserved
WINLO
WINHI
DTRDY
SSTRG
ACQDONE
OVF
R-0h
W-0h
W-0h
W1S-0h
W-0h
W-0h
W-0h
Table 22-17. SDHSISR Register Field Descriptions
Bit
Field
Type
Reset
Description
15
ISTOP
W
0h
Incomplete Stop Interrupt Set bit.
14-6
Reserved
R
0h
Reserved. Always reads as 0.
5
WINLO
W
0h
SDHS Window Low Interrupt Set bit.
4
WINHI
W
0h
SDHS Window High Interrupt Set bit.
Reset type: PUC
3
DTRDY
W1S
0h
SDHS Data Ready Interrupt Set bit. Write 1 to set SDHSRIS.DTRDY
bit.
Note: This bit can be used to test the interrupt when the data buffer
is empty. In the case, SDHSRIS.DTRDY bit does not indicate actual
status of the data buffer. Once SDHSRIS.DTRDY is asserted by
SDHSISR.DTRDY, then it can be de-asserted by SDHSICR.DTRDY
bit as long as the data buffer is empty.
Reset type: PUC
2
SSTRG
W
0h
SDHS Start Conversion Trigger Interrupt Set bit.
1
ACQDONE
W
0h
Acquisition Done Interrupt Set bit.
0
OVF
W
0h
SDHS Data Overflow Interrupt Set bit.