SAPH and SAPH_A Registers
531
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sequencer for Acquisition, Programmable Pulse Generator, and Physical
Interface (SAPH, SAPH_A)
21.8.14 SAPHCH0PDT/SAPH_ACH0PDT Register (Offset = 22h) [reset = 0h]
SAPHCH0PDT/SAPH_ACH0PDT is shown in
and described in
.
Return to
DRV0 (CH0_OUT driver) Trim Register for pull-down.
Figure 21-34. SAPHCH0PDT/SAPH_ACH0PDT Register
15
14
13
12
11
10
9
8
RESERVED
R/W-0h
7
6
5
4
3
2
1
0
RESERVED
CH0PDT
R/W-0h
R/W-0h
Table 21-19. SAPHCH0PDT/SAPH_ACH0PDT Register Field Descriptions
Bit
Field
Type
Reset
Description
15-4
RESERVED
R/W
0h
3-0
CH0PDT
R/W
0h
DRV0 pull down trim register. Write access is allowed only when
SAPHTACTL.UNLOCK=1. For secure the trim value, it is
recommended to keep SAPHTACTL.UNLOCK=0 during normal
operation.
Reset type: BOR