SDHS Registers
595
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5 SDHS Registers
lists the memory-mapped registers for the SDHS. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
Note 1: When SDHSCTL3.TRIGEN = 1,SDHSCTL0, SDHSCTL1, SDHSCTL2, SDHSCTL7,
SDHSWINHITH, SDHSWINLOTH, and SDHSDTCDA registers are locked. In other words, an attempt to
update those registers will be ignored.
Note 2: When SDHSCTL5.SDHS_LOCK = 1, SDHSCTL3 register is locked.
Note 3: SDHSCTL3.TRIGEN bit is a read-write bit, which is controlled by user program, wheras
SDHSCTL5.SDHS_LOCK bit a read-only bit, which is a status bit that indicates whether or not the SDHS
is powered-up.
Note 4: SDHSCTL3.TRIGEN bit must be set to 1 before applying a power-up signal to SDHS (SDHSON
bit or an external SDHS PWR UP signal)
Note 5:
When SDHSCTL0.TRGSRC = 0:
Once SDHSCTL4.SDHSON bit is written as 1, SDHSCTL5.SDHS_LOCK bit is set immediately.
In order to update SDHS registers, clear SDHSCTL4.SDHSON bit first, and then SDHSCTL3.TRIGEN bit
needs to be cleared.
When SDHSCTL0.TRGSRC = 1:
It takes up to 4 system clock cycles to set SDHSCTL5.SDHS_LOCK bit after detecting an external SDHS
PWR UP signal.
In order to update SDHS registers, the SDHS_PWR_UP signal should be de-asserted first, then
SDHSCTL3.TRIGEN bit needs to be cleared to be zero.
Table 22-11. SDHS Registers
Offset
Acronym
Register Name
Type
Reset
Section
0h
SDHSIIDX
Interrupt Index Register
read-only
0h
2h
SDHSMIS
Masked Interrupt Status and Clear Register read-only
0h
4h
SDHSRIS
Raw Interrupt Status Register
read-only
0h
6h
SDHSIMSC
Interrupt Mask Register
read-write
0h
8h
SDHSICR
Interrupt Clear Register.
write-only
0h
Ah
SDHSISR
Interrupt Set Register.
write-only
0h
Ch
SDHSDESCLO
SDHS Descriptor Register L.
read-only
110h
Eh
SDHSDESCHI
SDHS Descriptor Register H.
read-only
BB10h
10h
SDHSCTL0
SDHS Control Register 0
read-write
8001h
12h
SDHSCTL1
SDHS Control Register 1
read-write
0h
14h
SDHSCTL2
SDHS Control Register 2
read-write
0h
16h
SDHSCTL3
SDHS Control Register 3
read-write
0h
18h
SDHSCTL4
SDHS Control Register 4
read-write
0h
1Ah
SDHSCTL5
SDHS Control Register 5
read-write
0h
1Ch
SDHSCTL6
SDHS Control Register 6
read-write
19h
1Eh
SDHSCTL7
SDHS Control Register 7
read-write
Fh
22h
SDHSDT
SDHS Data Converstion Register
read-only
0h
24h
SDHSWINHITH
SDHS Window Comparator High Threshold
Register.
read-write
0h
26h
SDHSWINLOTH
SDHS Window Comparator Low Threshold
Register.
read-write
0h
28h
SDHSDTCDA
DTC destination address register
read-write
0h