SDHS Registers
618
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5.20 SDHSDTCDA Register (Offset = 28h) [reset = 0h]
SDHSDTCDA is shown in
and described in
Return to
DTC destination offset address. As DTC transfers data, this register value increases by 1 at every data
trasfer.
Note: When SDHSCTL3.TRGEN bit = 1 or SDHSCTL5.SDHS_LOCK bit = 1, this register is locked. In that
case, an attempt to update this registers will be ignored.
Figure 22-46. SDHSDTCDA Register
15
14
13
12
11
10
9
8
Reserved
DTCDA
R-0h
R/W-0h
7
6
5
4
3
2
1
0
DTCDA
R/W-0h
Table 22-31. SDHSDTCDA Register Field Descriptions
Bit
Field
Type
Reset
Description
15
Reserved
R
0h
Reserved. Always reads as 0.
14-0
DTCDA
R/W
0h
DTC destination offset address. Destination location = base address
+ DTCDA x 2.
The address offset for DTC destination memory. The size of the
destination memory is up to 64KB. The address register value
increases by 1 at every data trasfer.
Note: Care must be taken not to go beyond the available memory
address range (specified by the device datasheet). The DTC is able
to accesses to the LEA RAM only.