Timer_A Registers
662
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Timer_A
25.3.4 TAxCCRn Register
Timer_A Capture/Compare n Register
Figure 25-19. TAxCCRn Register
15
14
13
12
11
10
9
8
TAxCCRn
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
TAxCCRn
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
Table 25-7. TAxCCRn Register Description
Bit
Field
Type
Reset
Description
15-0
TAxCCR0
RW
0h
Compare mode: TAxCCRn holds the data for the comparison to the timer value
in the Timer_A Register, TAR.
Capture mode: The Timer_A Register, TAR, is copied into the TAxCCRn register
when a capture is performed.
25.3.5 TAxIV Register
Timer_Ax Interrupt Vector Register
Figure 25-20. TAxIV Register
15
14
13
12
11
10
9
8
TAIV
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
TAIV
r0
r0
r0
r0
r-(0)
r-(0)
r-(0)
r0
Table 25-8. TAxIV Register Description
Bit
Field
Type
Reset
Description
15-0
TAIV
R
0h
Timer_A interrupt vector value
00h = No interrupt pending
02h = Interrupt Source: Capture/compare 1; Interrupt Flag:
CCIFG;
Interrupt Priority: Highest
04h = Interrupt Source: Capture/compare 2; Interrupt Flag:
CCIFG
06h = Interrupt Source: Capture/compare 3; Interrupt Flag:
CCIFG
08h = Interrupt Source: Capture/compare 4; Interrupt Flag:
CCIFG
0Ah = Interrupt Source: Capture/compare 5; Interrupt Flag:
CCIFG
0Ch = Interrupt Source: Capture/compare 6; Interrupt Flag:
CCIFG
0Eh = Interrupt Source: Timer overflow; Interrupt Flag:
TAIFG; Interrupt
Priority: Lowest