Rev. 5.00 May 29, 2006 page xvi of xlviii
Item
Page
Revision (See Manual for Details)
10.3 Clock Operating
Modes
Table 10.3 Available
Combination of Clock
Mode and FRQCR
Values
308,
309
Table amended and note 1 added
Clock
Mode FRQCR
*
1
PLL1
PLL2
Clock Rate
*
2
(I:B:P)
Input Frequency Range
CKIO Frequency
Range
Notes: 1. This LSI cannot operate in an FRQCR value other
than that listed in table 10.3.
2. Taking input clock as 1
Max. frequency: I
φ
= 133.34 MHz, B
φ
(CKIO) = 66.67 MHz,
P
φ
= 33.34 MHz
10.3 Clock Operating
Modes
Cautions:
309
Item 4 amended
• The peripheral clock frequency should not be set higher than
the frequency of the CKIO pin, or higher than 33 MHz.
10.6 Usage Note
When Using a PLL
Oscillator Circuit:
313
Description amended
… In clock mode 7, connect the EXTAL pin to V
CC
Q or V
SS
Q
and leave the XTAL pin open.
13.3.15 RTC Control
Register 1 (RCR1)
352
Description and table amended
RTC control register 1 (RCR1) affects carry flags and alarm
flags. It also selects whether to generate interrupts for each
flag. Because flags are sometimes set after an operand read,
do not use this register in read-modify-write processing.
RCR1 is an 8-bit read/write register. Bits CIE, AIE, and AF are
initialized by a power-on reset or manual reset. After a power-
on reset or manual reset, however, the CF flag is undefined.
When using the CF flag, it must be initialized beforehand. This
register is not initialized in standby mode.
Bit
Bit Name
Initial Value
R/W
Description
7
CF
—
R/W
Carry Flag
Status flag that indicates that a carry has occurred. CF
is set to 1 when a count-up to R64CNT or RSECCNT
occurs. A count register value read at this time cannot
be guaranteed; another read is required.
0: No count up of R64CNT or RSECCNT.
[Clearing condition]
When 0 is written to CF
1: Count up of R64CNT or RSECCNT.
[Setting condition]
When 1 is written to CF
13.4.2 Setting the
Time
356,
357
Replaced
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...