Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 163 of 698
REJ09B0146-0500
Section 8 Bus State Controller (BSC)
The bus state controller (BSC) divides physical address space and output control signals for
various types of memory and bus interface specifications. BSC functions enable this LSI to link
directly with DRAM, synchronous DRAM, SRAM, ROM, and other memory storage devices
without an external circuit. The BSC also allows direct connection to PCMCIA interfaces,
simplifying system design and allowing high-speed data transfers in a compact system.
Figure 8.1 shows the block diagram of the BSC.
8.1
Feature
The BSC has the following features:
•
Physical address space is divided into six areas
A maximum 64 Mbytes for each of the six areas, 0, 2 to 6
Area bus width can be selected by register (area 0 is set by external pin)
Wait states can be inserted using the
WAIT
pin
Wait state insertion can be controlled through software. Register settings can be used to
specify the insertion of 1 to 10 cycles independently for each area (1 to 38 cycles for areas
5 and 6 and the PCMCIAT interface only)
The type of memory connected can be specified for each area, and control signals are
output for direct memory connection
Wait cycles are automatically inserted to avoid data bus conflict for continuous memory
accesses to different areas or writes directly following reads of the same area
•
Direct interface to synchronous DRAM (except when clock ratio becomes I
φ
:B
φ
= 1:1)
Multiplexes row/column addresses according to synchronous DRAM capacity
Supports burst operation
Supports bank active mode
Has both auto-refresh and self-refresh functions
Controls timing of synchronous DRAM direct-connection control signals according to
register setting
•
Burst ROM interface
Insertion of wait states controllable through software
Register setting control of burst transfers
•
PCMCIA interface
Insertion of wait states controllable through software
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...