Section 24 Electrical Characteristics
Rev. 5.00 May 29, 2006 page 618 of 698
REJ09B0146-0500
EXTAL input
*
1
PLL output,
CKIO output
*
2
Internal clock
Multiplication rate modified
t
PLL2
Notes: 1. CKIO input in clock mode 7
2. PLL output in clock mode 7
Figure 24.10 PLL Synchronization Settling Time when Frequency Multiplication
Rate Modified
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...