Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 287 of 698
REJ09B0146-0500
CKIO
DRAK
Bus cycle
DREQ
DACK
(RD output)
CPU
CPU
DMAC(Write)
DMAC(Read)
DMAC(Write)
DMAC(Read)
CPU
3rd sampling is performed,
but since
DREQ
is high,
per-cycle sampling starts
2nd sampling is performed,
but since
DREQ
is high,
per-cycle sampling starts
1st sampling
2nd sampling
3rd sampling
(High active)
Figure 9.20 Cycle-Steal Mode, Level input (CPU Access: 2 Cycles, DREQ Input Delayed)
CKIO
DRAK
(High active)
Bus cycle
DREQ
DACK
(RD output)
CPU
CPU
DMAC(Write)
DMAC(Read)
DMAC(Write)
DMAC(Read)
CPU
High
High
High
High
3rd sampling is performed,
but since there is no
DREQ
falling edge,
per-cycle sampling starts
2nd sampling is performed,
but since there is no
DREQ
falling edge,
per-cycle sampling starts
1st sampling
2nd sampling
3rd sampling
Note: When a
DREQ
falling edge is detected,
DREQ
must be high for at least one cycle before the sampling point.
Figure 9.21 Cycle-Steal Mode, Edge input (CPU Access: 2 Cycles)
CKIO
DRAK
(High active)
DREQ
DACK
Bus cycle
DMAC(Read)
DMAC(Write)
DMAC(Read)
DMAC(Write)
DMAC(Read)
CPU
1st sampling
2nd sampling
3rd sampling
Figure 9.22 Burst Mode, Level Input
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...