Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 252 of 698
REJ09B0146-0500
•
Reload function: The value that was specified in the source address register can be
automatically reloaded every 4 DMA transfers. This function is only valid in channel 2.
•
Three types of Transfer requests
External request: From two
DREQ
pins (channels 0 and 1 only).
DREQ
can be detected
either by the falling edge or by the low level.
On-chip module request: Requests from on-chip peripheral modules such as serial
communications interface (SCIF), A/D converter (A/D), and a timer (CMT). This request
can be accepted in all the channels.
Auto request: The transfer request is generated automatically within the DMAC.
•
Selectable bus modes: Cycle-steal mode or burst mode
•
Selectable channel priority levels
Fixed mode: The channel priority is fixed.
Round-robin mode: The priority of the channel in which the execution request was
accepted is made the lowest.
•
Interrupt request: An interrupt request can be generated to the CPU after transfers end by the
specified counts.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...