Section 16 Serial Communication Interface with FIFO (SCIF)
Rev. 5.00 May 29, 2006 page 470 of 698
REJ09B0146-0500
Table 16.7
SCSCR2 and SCSCR2 Settings and SCIF Clock Source Selection
SCSCR2 Settings
SCIF Transmit/Receive Clock
Mode
Bit 1
CKE1
Bit 0
CKE0
Clock
Source
SCK2 Pin Function
0
SCIF does not use the SCK2 pin
0
1
Internal
Outputs a clock with a frequency 16 times
the bit rate
0
Asynchronous
mode
1
1
External
Inputs a clock with frequency 16 times the
bit rate
16.4.1
Serial Operation
Transmit/Receive Formats
Table 16.8 lists eight communication formats that can be selected. The format is selected by
settings in the SCSMR2.
Table 16.8
Serial Communication Formats
SCSMR2 Bits
Serial Transmit/Receive Format and Frame Length
CHR
PE
STOP
1
2
3
4
5
6
7
8
9
10
11
12
0
0
0
START
8-Bit data
STOP
0
0
1
START
8-Bit data
STOP STOP
0
1
0
START
8-Bit data
P
STOP
0
1
1
START
8-Bit data
P
STOP STOP
1
0
0
START
7-Bit data
STOP
1
0
1
START
7-Bit data
STOP STOP
1
1
0
START
7-Bit data
P
STOP
1
1
1
START
7-Bit data
P
STOP STOP
Legend:
START: Start bit
STOP: Stop bit
P:
Parity bit
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...