Section 5 Cache
Rev. 5.00 May 29, 2006 page 110 of 698
REJ09B0146-0500
(1) Address array access
Address
specification
Read access
Write access
Data specification (both read and write accesses)
(2) Data array access (both read and write accesses)
Address
specification
31
24
23
14
13
12
11
4
3
0
1111 0000
*
…………
*
*
…………
*
*
…………
*
*
0 0
*
0 0
W
Entry address
31
24
23
14
13
12
11
4
3
0
1111 0000
W
Entry address
2
A
313029
10
4
3
0
LRU
2
X
0 0 0
X
9
Address tag (28–10)
U
V
1
31
24
23
14
13
12
11
4
3
0
1111 0001
W
Entry address
0
0
1
2
L
Data specification
31
0
Longword
Legend:
X: 0 for read, don't care for write
*
: Don't
care
0
2
Figure 5.4 Specifying Address and Data for Memory-Mapped Cache Access
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...