Rev. 5.00 May 29, 2006 page xliii of xlviii
Figure 24.37 Synchronous DRAM Auto-Refresh Timing (TRAS = 1, TPC = 1) ..................... 645
Figure 24.38 Synchronous DRAM Self-Refresh Cycle (TPC
=
0) ........................................... 645
Figure 24.39 Synchronous DRAM Mode Register Write Cycle ............................................... 646
Figure 24.40 PCMCIA Memory Bus Cycle (TED = 0, TEH = 0, No Wait) ............................. 647
Figure 24.41 PCMCIA Memory Bus Cycle (TED = 2, TEH = 1, One Wait, External Wait) ... 648
Figure 24.42 PCMCIA Memory Bus Cycle (Burst Read, TED = 0, TEH = 0, No Wait) ......... 649
Figure 24.43 PCMCIA Memory Bus Cycle
(Burst Read, TED = 1, TEH = 1, Two Waits, Burst Pitch = 3)............................ 650
Figure 24.44 PCMCIA I/O Bus Cycle (TED = 0, TEH = 0, No Wait) ..................................... 651
Figure 24.45 PCMCIA I/O Bus Cycle (TED = 2, TEH = 1, One Wait, External Wait) ........... 652
Figure 24.46 PCMCIA I/O Bus Cycle (TED = 1, TEH = 1, One Wait, Bus Sizing) ................ 653
Figure 24.47 TCLK Input Timing............................................................................................. 655
Figure 24.48 TCLK Clock Input Timing .................................................................................. 655
Figure 24.49 Oscillation Settling Time at RTC Crystal Oscillator Power-on ........................... 655
Figure 24.50 SCK Input Clock Timing ..................................................................................... 655
Figure 24.51 SCI I/O Timing in Clock Synchronous Mode...................................................... 656
Figure 24.52 I/O Port Timing.................................................................................................... 656
Figure 24.53
DREQ
Input Timing ............................................................................................ 657
Figure 24.54 DRAK Output Timing ......................................................................................... 657
Figure 24.55 TCK Input Timing ............................................................................................... 658
Figure 24.56 TRST Input Timing (Reset Hold) ........................................................................ 659
Figure 24.57 H-UDI Data Transfer Timing .............................................................................. 659
Figure 24.58
ASEMD0
Input Timing ....................................................................................... 659
Figure 24.59 AUD Timing ........................................................................................................ 660
Figure 24.60 External Trigger Input Timing ............................................................................. 661
Figure 24.61 A/D Conversion Timing ...................................................................................... 661
Figure 24.62 Output Load Circuit ............................................................................................. 662
Figure 24.63 Load Capacitance vs. Delay Time ....................................................................... 663
Appendix
Figure D.1
Package Dimensions (FP-176C) .......................................................................... 693
Figure D.2
Package Dimensions (TBP-208A) ....................................................................... 694
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...