Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 213 of 698
REJ09B0146-0500
This LSI
64M synchronous DRAM
1M
×
16-bit
×
4-bank
A14
A13
A12
A1
CKIO
CKE
CSn
RASx
CASx
RD/
WR
D15
D0
DQMLU
DQMLL
A13
A12
A11
A0
CLK
CKE
CS
RAS
CAS
WE
DQ15
DQ0
DQMU
DQML
•••
•••
•••
•••
•••
•••
•••
•••
Figure 8.12 Example of 64-Mbit Synchronous DRAM (16-Bit Bus Width)
Address Multiplexing
Synchronous DRAM can be connected without external multiplexing circuitry in accordance with
the address multiplex specification bits AMX3-AMX0 in MCR. Table 8.17 shows the relationship
between the address multiplex specification bits and the bits output at the address pins.
A25 to A17 and A0 are not multiplexed; the original values are always output at these pins.
When A0, the LSB of the synchronous DRAM address, is connected to this LSI, it performs
longword address specification. Connection should therefore be made in the following order:
connect pin A0 of the synchronous DRAM to pin A2 of this LSI, then connect pin A1 to pin A3.
Table 8.18 shows an example of the connection of address pins when AMX[3:0] = 0100 with 32-
bit bus width.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...