Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 296 of 698
REJ09B0146-0500
CMCNT Count Timing
One of four clocks (P
φ
/4, P
φ
/8, P
φ
/16, P
φ
/64) obtained by dividing the peripheral clock (P
φ
) can
be selected by the CKS1 and CKS0 bits of the CMCSR. Figure 9.28 shows the timing.
N+1
Peripheral clock (P
φ
)
CMT clock
CMCNT0 input clock
CMCNT0
N-1
N
Figure 9.28 Count Timing
Compare Match Flag Set Timing
The CMF bit of the CMCSR register is set to 1 by the compare match signal generated when the
CMCOR register and the CMCNT counter match. The compare match signal is generated upon
the final state of the match (timing at which the CMCNT counter matching count value is
updated). Consequently, after the CMCOR register and the CMCNT counter match, a compare
match signal will not be generated until a CMCNT counter input clock occurs. Figure 9.29 shows
the CMF bit set timing.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...