Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 181 of 698
REJ09B0146-0500
Bit
Bit Name
Initial Value
R/W
Description
7
6
A3IW1
A3IW0
1
1
R/W
R/W
Area 3 Intercycle Idle Specification
Specify the number of idles inserted between bus
cycles when switching between physical space area
3 to another space or between a read access to a
write access in the same physical space.
00: 1 idle cycle inserted
01: 1 idle cycle inserted
10: 2 idle cycles inserted
11: 3 idle cycles inserted
5
4
A2IW1
A2IW0
1
1
R/W
R/W
Area 2 Intercycle Idle Specification
Specify the number of idles inserted between bus
cycles when switching between physical space area
2 to another space or between a read access to a
write access in the same physical space.
00: 1 idle cycle inserted
01: 1 idle cycle inserted
10: 2 idle cycles inserted
11: 3 idle cycles inserted
3, 2
—
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
1
0
A0IW1
A0IW0
1
1
R/W
R/W
Area 0 Intercycle Idle Specification
Specify the number of idles inserted between bus
cycles when switching between physical space area
0 to another space or between a read access to a
write access in the same physical space.
00: 1 idle cycle inserted
01: 1 idle cycle inserted
10: 2 idle cycles inserted
11: 3 idle cycles inserted
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...