Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 294 of 698
REJ09B0146-0500
Compare Match Timer Control/Status Register (CMCSR)
The compare match timer control/status register (CMCSR) is a 16-bit register that indicates the
occurrence of compare matches, and establishes the clock used for incrementation.
Bit
Bit Name
Initial Value
R/W
Description
15 to 8
—
All 0
R
Reserved
These bits always read as 0. The write value
should always be 0.
7
CMF
0
R/(W)
*
Compare match flag
This flag indicates whether CMCNT and CMCOR
values have matched or not.
0: CMCNT and CMCOR values have not matched
Clearing condition: Write 0 to CMF after
reading CMF = 1
1: CMCNT and CMCOR values have matched
6
—
0
R/W
Reserved
Both read and write are available. The write value
should always be 0.
5 to 2
—
0
R
Reserved
These bits always read as 0. The write value
should always be 0.
1
0
CKS1
CKS0
0
0
R/W
R/W
Clock select 1 and 0
These bits select the clock input to the CMCNT
from among the four clocks obtained by dividing
the peripheral clock (P
φ
). When the STR0 bit of
the CMSTR is set to 1, the CMCNT begins
incrementing with the clock selected by CKS1 and
CKS0.
00: P
φ
/4
01: P
φ
/8
10: P
φ
/16
11: P
φ
/64
Note:
*
The only value that can be written is 0 to clear the flag.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...