Appendix
Rev. 5.00 May 29, 2006 page 674 of 698
REJ09B0146-0500
Number of Pins
Pin
FP-176C
TBP-208A
I/O
Function
CS2
/PTC[3]
87
T14
O / I/O
Chip select 2 / input/output port C
CS3
/PTC[4]
88
R14
O / I/O
Chip select 3 / input/output port C
CS4
/PTC[5]
89
U17
O / I/O
Chip select 4 / input/output port C
CS5
/
CE1A
/PTC[6]
90
T17
O / O / I/O
Chip select 5 / CE1 (area 5 PCMCIA) / input/output
port C
CS6
/
CE1B
/PTC7]
91
R15
O / O / I/O
Chip select 6 / CE1 (area 6 PCMCIA) / input/output
port C
CE2A
/PTD[6]
92
R16
O / I/O
Area 5 PCMCIA CE2 / input/output port D
CE2B
/PTD[7]
94
P15
O / I/O
Area 6 PCMCIA CE2 / input/output port D
RASL
/PTD[0]
96
P17
O / I/O
Lower 32 Mbytes address RAS (SDRAM) /
input/output port D
RASU
/PTD[1]
97
N14
O / I/O
Upper 32 Mbytes address RAS (SDRAM) /
input/output port D
CASL
/PTD[2]
98
N15
O / I/O
Lower 32 Mbytes address CAS (SDRAM) /
input/output port D
CASU
/PTD[3]
99
N16
O / I/O
Upper 32 Mbytes address CAS (SDRAM) /
input/output port D
CKE/PTD[4]
100
N17
O / I/O
CK enable (SDRAM) / input/output port D
IOIS16
/PTD[5]
101
M14
I / I/O
IOIS16 (PCMCIA) / input port D
BACK
102
M15
O
Bus acknowledge
BREQ
103
M16
I
Bus request
WAIT
104
M17
I
Hardware wait request
DACK0/PTE[0]
105
L14
O / I/O
DMA acknowledge 0 / input/output port E
DACK1/PTE[1]
106
L15
O / I/O
DMA acknowledge 1 / input/output port E
DRAK0/PTE[2]
107
L16
O / I/O
DMA request acknowledge / input/output port E
DRAK1/PTE[3]
108
L17
O / I/O
DMA request acknowledge / input/output port E
AUDATA[0]/PTF[0]
109
K15
I/O
AUD data / input/output port F
AUDATA[1]/PTF[1]
110
K16
I/O
AUD data / input/output port F
AUDATA[2]/PTF[2]
111
K17
I/O
AUD data / input/output port F
AUDATA[3]/PTF[3]
112
J14
I/O
AUD data / input/output port F
AUDSYNC
/PTF[4]
113
J16
O / I/O
AUD synchronous / input/output port F
TDI/PTG[0]
114
J17
I
Data input (H-UDI) / input port G
TCK/PTG[1]
116
H17
I
Clock (H-UDI) / input port G
TMS/PTG[2]
118
G16
I
Mode select (H-UDI) / input port G
TRST
/PTG[3]
119
G15
I
Reset (H-UDI) / input port G
TDO/PTF[5]
120
G14
O / I/O
Data output (H-UDI) / input/output port F
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...