Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 272 of 698
REJ09B0146-0500
9.4.4
DMA Transfer Types
The DMAC supports the transfers shown in table 9.4. The dual address mode has the direct
address mode and the indirect address mode. In the direct address mode, an output address value is
the data transfer target address; in the indirect address mode, the value stored in the output
address, not the output address value itself, is the data transfer target address. A data transfer
timing depends on the bus mode, which has cycle steal mode and burst mode.
Table 9.4
Supported DMA Transfers
Destination
Source
External Device
with DACK
External
Memory
Memory-
Mapped External
Device
On-Chip
Peripheral
Module
External device with
DACK
Not available
Dual, single
Dual, single
Not available
External memory
Dual, single
Dual
Dual
Dual
Memory-mapped
external device
Dual, single
Dual
Dual
Dual
On-chip peripheral
module
Not available
Dual
Dual
Dual
Notes: 1. Dual: Dual address mode
2. Single: Single address mode
3. The dual address mode includes the direct address mode and the indirect address
mode.
4. 16-byte transfer is not available for on-chip peripheral modules.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...