Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 288 of 698
REJ09B0146-0500
CKIO
DRAK
(High active)
DREQ
DACK
Bus cycle
CPU
DMAC(Read)
DMAC(Write)
DMAC(Read)
DMAC(Write)
DMAC(Read)
1st sampling
Figure 9.23 Burst Mode, Edge Input
9.4.6
Source Address Reload Function
Channel 2 includes a reload function, in which the value returns to the value set in the SAR_2 for
each four transfers by setting the RO bit in CHCR_2 to 1. 16-byte transfer cannot be used. Figure
9.24 shows this operation. Figure 9.25 shows the timing chart of the source address reload
function, which is under the following conditions: burst mode, auto request, 16-bit transfer data
size, SAR_2 count-up, DAR_2 fixed, reload function on, and usage of only channel 2.
SAR_2
(initial value)
DMAC
Transfer
request
DMAC control
Reload control
4 time
count
CHCR_2
DMATCR_2
SAR_2
RO bit = 1
Count signal
Reload
signal
Reload signal
Address b
u
s
Figure 9.24 Source Address Reload Function Diagram
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...