Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 268 of 698
REJ09B0146-0500
On-Chip Peripheral Module Request: In this mode a transfer is performed at the transfer request
signal (interrupt request signal) of an on-chip peripheral module. This mode cannot be set in case
of 16-byte transfer. The transfer request signals include 4 signals: the receive data full interrupts
(RXI) and the transmit data empty interrupts (TXI) from serial communication interfaces (SCIF),
the A/D conversion end interrupt (ADI) of the A/D converter, and the compare match timer
interrupt (CMI) of the CMT. When this mode is selected, if the DMA transfer is enabled (DE = 1,
DME = 1, TE = 0, AE = 0, NMIF = 0), a transfer is performed upon the input of a transfer request
signal. The source of the transfer request does not have to be the data transfer source or
destination. When RXI is set as the transfer request, however, the transfer source must be the SCI's
receive data register (RDR). Likewise, when TXI is set as the transfer request, the transfer source
must be the SCI's transmit data register (TDR). And if the transfer requester is the A/D converter,
the data transfer source must be the A/D data register (ADDR).
Table 9.3
Selecting On-Chip Peripheral Module Request Modes with the RS Bit
RS3 RS2
RS1
RS0
DMA
Transfer
Request
Source
DMA Transfer Request
Signal
Source
Desti-
nation Bus Mode
1
0
1
0
1
0
1
1
1
1
0
0
SCIF
transmitter
TXI2 (SCIF transmit data
empty interrupt transfer
request)
Any
*
TDR2
Burst/
cycle steal
1
1
0
1
SCIF
receiver
RXI2 (SCIF receive data full
interrupt transfer request)
RDR1
Any
*
Burst/
cycle steal
1
1
1
0
A/D
converter
ADI (A/D conversion end
interrupt)
ADDR
Any
*
Burst/
cycle steal
1
1
1
1
CMT
CMI (Compare match timer
interrupt)
Any
*
Any
*
Burst/
cycle steal
Legend:
ADDR: A/D data register of A/D converter
Note:
*
External memory, memory-mapped external device, on-chip peripheral module
(excluding DMAC, UBC, and BSC)
When outputting transfer requests from on-chip peripheral modules, the appropriate interrupt
enable bits must be set to output the interrupt signals.
If the interrupt request signal of the on-chip peripheral module is used as a DMA transfer request
signal, an interrupt is not generated to the CPU.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...