Section 1 Overview
Rev. 5.00 May 29, 2006 page 3 of 698
REJ09B0146-0500
1.2
Block Diagram
MMU
TLB
CPU
UBC
SCI
TMU
RTC
SCIF
ADC
DAC
AUD
DMAC
CMT
I/O port
External bus
interface
BSC
CCN
CACHE
H-UDI
INTC
CPG/WDT
Peripheral bus 1
Peripheral bus 2
I bus 1
I bus 2
L bus
Legend:
ADC
AUD
BSC
CACHE
CCN
CMT
CPG/WDT
CPU
DAC
: A/D converter
: Advanced user debugger
: Bus state controller
: Cache memory
: Cache memory controller
: Compare match timer
: Clock pulse generator/watchdog timer
: Central processing unit
: D/A converter
DMAC
H-UDI
INTC
MMU
RTC
SCI
SCIF
TLB
TMU
UBC
: Direct memory access controller
: User debugging interface
: Interrupt controller
: Memory management unit
: Realtime clock
: Serial communication interface (with smart card interface)
: Serial communication interface (with FIFO)
: Address translation buffer
: Timer unit
: User break controller
BRIDGE
Figure 1.1 SH7706 Block Diagram
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...