Section 14 Serial Communication Interface (SCI)
Rev. 5.00 May 29, 2006 page 387 of 698
REJ09B0146-0500
Table 14.4
Bit Rates and SCBRR Settings in Clock Synchronous Mode
P
φφφφ
(MHz)
8
16
28.7
30
Bit Rate (bits/s) n
N
n
N
n
N
n
N
110
—
—
—
—
—
—
—
—
250
3
124
3
249
—
—
—
—
500
2
249
3
124
3
223
3
233
1k
2
124
2
249
3
111
3
116
2.5k
1
199
2
99
2
178
2
187
5k
1
99
1
199
2
89
2
93
10k
0
199
1
99
1
178
1
187
25k
0
79
0
159
1
71
1
74
50k
0
39
0
79
0
143
0
149
100k
0
19
0
39
0
71
0
74
250k
0
7
0
15
—
—
0
29
500k
0
3
0
7
—
—
0
14
1M
0
1
0
3
—
—
—
—
2M
0
0
*
0
1
—
—
—
—
Note:
Settings with an error of 1
%
or less are recommended.
Blank: No setting possible
— :
Setting possible, but error occurs
*
:
Continuous transmit/receive not possible
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...