Section 7 User Break Controller
Rev. 5.00 May 29, 2006 page 149 of 698
REJ09B0146-0500
Bit
Bit Name
Initial Value
R/W
Description
11
PCTE
0
R/W
PC Trace Enable
Enables PC trace.
0: Disables PC trace
1: Enables PC trace
10
PCBA
0
R/W
PC Break Select A (PCBA)
Selects the break timing of the instruction fetch
cycle for channel A as before or after instruction
execution.
0: PC break of channel A is set before instruction
execution
1: PC break of channel A is set after instruction
execution
9, 8
—
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
7
DBEB
0
R/W
Data Break Enable B
Selects whether or not the data bus condition is
included in the break condition of channel B.
0: No data bus condition is included in the
condition of channel B
1: The data bus condition is included in the
condition of channel B
6
PCBB
0
R/W
PC Break Select B
Selects the break timing of the instruction fetch
cycle for channel B as before or after instruction
execution.
0: PC break of channel B is set before instruction
execution
1: PC break of channel B is set after instruction
execution
5, 4
—
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...