Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 220 of 698
REJ09B0146-0500
Single Write
The basic timing chart for write access is shown in figure 8.17. In a single write operation,
following the Tr cycle in which ACTV command output is performed, a WRITA command that
performs auto-precharge is issued in the Tc1 cycle. In the write cycle, the write data is output at
the same time as the write command. In case of the write with auto-precharge command,
precharging of the relevant bank is performed in the synchronous DRAM after completion of the
write command, and therefore no command can be issued for the same bank until precharging is
completed. Consequently, in addition to the precharge wait cycle, Tpc, used in a read access, cycle
Trwl is also added as a wait interval until precharging is started following the write command.
Issuance of a new command for the same bank is postponed during this interval. The number of
Trwl cycles can be specified by the TRWL bit in MCR.
CKIO
CSn
RD/
WR
RASx
CASx
DQMxx
D31 to D0
BS
Address
upper bits
Address
lower bits
*
2
CKE
Tr
Tc1
(Trwl)
(Tpc)
A12 or A11
*
1
Notes: 1.
2.
Command bit
Column address
Figure 8.17 Basic Timing for Synchronous DRAM Single Write
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...