Section 22 Power-Down Modes
Rev. 5.00 May 29, 2006 page 583 of 698
REJ09B0146-0500
Hardware Standby Mode Timing
Figures 22.10 and 22.11 show examples of pin timing in hardware standby mode.
The CA pin is sampled using EXTAL2 (32.768 kHz), and a hardware standby request is only
recognized when the pin is low for two consecutive clock cycles.
The CA pin must be held low while the chip is in hardware standby mode.
Clock oscillation starts when the CA pin is driven high after the
RESETP
pin is driven low.
Normal
*
3
STATUS
CA
CKIO
Standby
*
2
RESETP
Undefined
2 Rcyc or more
*
5
0 to 10Bcyc
*
4
0 to 30Bcyc
*
4
Notes: 1. Reset:
HH (STATUS1 high, STATUS0 high)
2. Standby: LH (STATUS1 low, STATUS0 high)
3. Normal: LL (STATUS1 low, STATUS0 low)
4. Bcyc:
Bus clock cycle
5. Rcyc:
EXTAL2 (32.768 kHz) cycle
Reset
*
1
Normal
*
3
Figure 22.10 Hardware Standby Mode
(When CA Goes Low in Normal Operation)
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...