Section 15 Smart Card Interface
Rev. 5.00 May 29, 2006 page 424 of 698
REJ09B0146-0500
15.3.1
Smart Card Mode Register (SCSCMR)
The smart card mode register (SCSCMR) is an 8-bit read/write register that selects smart card
interface functions.
Bit
Bit Name
Initial Value
R/W
Description
7 to 4
—
—
R
Reserved
An undefined value are read from these bits.
3
SDIR
0
R/W
Smart Card Data Transfer Direction
Selects the serial/parallel conversion format.
0: Contents of SCTDR are transferred as LSB first,
receive data is stored in SCRDR as LSB first.
1: Contents of SCTDR are transferred as MSB first,
receive data is stored in SCRDR as MSB first.
2
SINV
0
R/W
Smart Card Data Inversion
Specifies whether to invert the logic level of the data.
This function is used in combination with bit 3 for
transmitting and receiving with an inverse
convention card. SINV does not affect the logic level
of the parity bit. See section 15.4.4, Register
Settings, for information on how parity is set.
0: Contents of SCTDR are transferred unchanged,
receive data is stored in SCRDR unchanged.
1: Contents of SCTDR are inverted before transfer,
receive data is inverted before storage in SCRDR.
1
—
—
R
Reserved
An undefined value is read from this bit.
0
SMIF
0
R/W
Smart Card Interface Mode Select
Enables the smart card interface function.
0: Smart card interface function disabled
1: Smart card interface function enabled
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...