Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 253 of 698
REJ09B0146-0500
Peripheral bus
Internal bus
DREQ0
,
DREQ1
Interation
control
SAR_n
DMAC module
Register
control
Start-up
control
Request
priority
control
Bus interface
Bus state
controller
On-chip
peripheral
module
DAR_n
DMATCR_n
CHCR_n
DMAOR
SCIF
A/D converter
CMT
DEI_n
External
RAM
External
ROM
External I/O
(memory
mapped)
External I/O
(with
acknowledge)
DACK0, DACK1
DRAK0, DRAK1
DMAOR:
SAR_n:
DAR_n:
DMATCR_n:
CHCR_n:
DEI_n:
Note: n: 0 to 3
DMAC operation register
DMAC source address register
DMAC destination address register
DMAC transfer count register
DMAC channel control register
DMA transfer-end interrupt request to CPU
Legend:
Figure 9.1 DMAC Block Diagram
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...