Section 16 Serial Communication Interface with FIFO (SCIF)
Rev. 5.00 May 29, 2006 page 479 of 698
REJ09B0146-0500
RDF
FER
ERI interrupt
request generated
by receive error
One frame
Data read and RDF
flag read as 1 then
cleared to 0 by
RXI interrupt handler
RXI interrupt
request
0
1
1
1
0/1
0
1
Parity
bit
Parity
bit
Serial
data
Start
bit
Data
Stop
bit
Start
bit
Data
Stop
bit
Idling
(marking)
D 0
D 1
D 7
D 0
D 1
D 7
0/1
Figure 16.11 Example of SCIF Receive Operation
(Example with 8-Bit Data, Parity, One Stop Bit)
5. When modem control is enabled, the
RTS2
signal is output when SCFRDR2 is full. When
RTS2
is 0, reception is possible. When
RTS2
is 1, this indicates that SCFRDR2 is full and
reception is not possible.
Figure 16.12 shows an example of the operation when modem control is used.
0
0/1
0
1
RTS2
Parity bit
Serial
data
RXD2
Start
bit
Start
D0
D1
D2
D7
Figure 16.12 Example of Operation Using Modem Control (
RTS2
RTS2
RTS2
RTS2
)
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...