Section 3 Memory Management Unit (MMU)
Rev. 5.00 May 29, 2006 page 78 of 698
REJ09B0146-0500
Both reading and writing use the longword of the data array specified by the entry address and
way number. The access size of the data array is fixed at longword.
VPN
31
23
11110010
*
*
16
(1) TLB Address Array Access
Read access
W
0
*
VPN
*
31
23
24
24
17
17
17
11110010
*
*
*
*
16
Write access
Read/write access
W
6
0
*
*
0
VPN
31
23
24
11110011
000
*
*
16
17
Address field
W
0
*
*
31
29 28
Data field
10
PPN
8
9
7 6 5 4
3
2
1
0
X
V
X
X
VPN
31
16
Data field
(2) TLB Data Array Access
12
10
11
8
9
7
12
10
11
8
9
7
12
10
11
8
9
7
12
10
11
8
9
7
6
*
0
0
ASID
0 V
VPN
0
0
17
VPN
16
12
10
11
VPN
31
ASID
8
9
7
0
*
V
D
C
SH
PR SZ
VPN:
V:
W:
Virtual page number
Valid bit
Way (00: Way 0, 01: Way 1, 10: Way 2, 11: Way 3)
ASID:
:
Address space identifier
Don't care
PPN:
PR:
C:
SH:
VPN:
X:
W:
Legend:
Legend
Physical page number
Protection key field
Cacheable bit
Share status bit
Virtual page number
0 for read, don't care bit for write
Way (00: Way 0, 01: Way 1, 10: Way 2, 11: Way 3)
V:
SZ:
D:
*
:
Valid bit
Page-size bit
Dirty bit
Don't care
Address field
Data field
Address field
*
*
* *
* *
Figure 3.13 Specifying Address and Data for Memory-Mapped TLB Access
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...