Section 6 Interrupt Controller (INTC)
Rev. 5.00 May 29, 2006 page 114 of 698
REJ09B0146-0500
Figure 6.1 is a block diagram of the INTC.
DMAC
SCIF
SCI
ADC
TMU
RTC
WDT
REF
ICR
Input
control
Com-
parator
Priority
identifier
3
4
6
Interrupt
request
SR
IPRA to IPRE
IRL3
to
IRL0
NMI
IRQ0 to IRQ5
IRQOUT
Timer unit
Realtime clock unit
Serial communication interface
Serial communication interface (with FIFO)
Watchdog timer
Refresh requests in the bus state controller
Interrupt control register
Registers A-E for setting the interrupt proprity levels
Status register
Direct memory access controller
Analog-to-digital converter
User debugging interface
TMU:
RTC:
SCI:
SCIF:
WDT:
REF:
ICR:
IPRA-IPRE:
SR:
DMAC:
ADC:
H-UDI:
CPU
Internal bus
Bus
interface
2
1
0
H-UDI
(Interrupt request)
Legend:
INTC
IPR
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request/
refresh request)
Figure 6.1 INTC Block Diagram
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...