Section 6 Interrupt Controller (INTC)
Rev. 5.00 May 29, 2006 page 137 of 698
REJ09B0146-0500
Number of States
Item
NMI
IRQ
IRL
Peripheral
Modules
Notes
Total
(5.5 + X)
×
Icyc
+ 1.5
×
Bcyc
(6.5 + X)
×
Icyc
+ 0.5
×
Bcyc
+ 2
×
Pcyc
*
4
(5.5 + X)
×
Icyc
+ 0.5
×
Bcyc
+ 3.5
×
Pcyc
(5.5 + X)
×
Icyc
+ 1.5
×
Pcyc
*
3
(5.5 + X)
×
Icyc
+ 3
×
Pcyc
*
4
Minimum
case
7
9
9.5
7
*
3
/8.5
*
4
I
φ
:B
φ
:P
φ
= 1:1:1
Response
time
Maximum
case
10.5 + S
15.5 + S
20.5 + S
10.5 + S
*
3
16.5 + S
*
4
I
φ
:B
φ
:P
φ
= 4:1:1
Icyc:
Duration of one cycle of
I
φ
.
Bcyc: Duration of one
cycle of B
φ
.
Pcyc: Duration of one cycle of
P
φ
.
Notes: 1. S also includes the memory access wait time.
The processing requiring the maximum execution time is LDC.L @Rm+, SR. When the
memory access is a cache-hit, this requires seven instruction execution cycles. When
the external access is performed, the corresponding number of cycles must be added.
There are also instructions that perform two external memory accesses; if the external
memory access is slow, the number of instruction execution cycles will increase
accordingly.
2. Edge detection.
3. Extended modules: TMU, RTC, SCI, WDT, REFC
4. Extended modules: DMAC, ADC, SCIF
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...