Section 6 Interrupt Controller (INTC)
Rev. 5.00 May 29, 2006 page 131 of 698
REJ09B0146-0500
6.4.5
Interrupt Request Register 1 (IRR1)
The interrupt request register 1 (IRR1) is an 8-bit read-only register that indicates whether DMAC
or IrDA interrupt requests are generated.
Bit
Bit Name
Initial Value R/W
Description
7 to 4
—
All 0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
3
DEI3R
0
R
DEI3 Interrupt Request
Indicates whether a DEI3 (DMAC) interrupt request is
generated.
0: A DEI3 interrupt request is not generated
1: A DEI3 interrupt request is generated
2
DEI2R
0
R
DEI2 Interrupt Request
Indicates whether a DEI2 (DMAC) interrupt request is
generated.
0: A DEI2 interrupt request is not generated
1: A DEI2 interrupt request is generated
1
DEI1R
0
R
DEI1 Interrupt Request
Indicates whether a DEI1 (DMAC) interrupt request is
generated.
0: A DEI1 interrupt request is not generated
1: A DEI1 interrupt request is generated
0
DEI0R
0
R
DEI0 Interrupt Request
Indicates whether a DEI0 (DMAC) interrupt request is
generated.
0: A DEI0 interrupt request is not generated
1: A DEI0 interrupt request is generated
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...