Section 10 Clock Pulse Generator (CPG)
Rev. 5.00 May 29, 2006 page 310 of 698
REJ09B0146-0500
6. ×
1,
×
2,
×
3, or
×
4 can be used as the multiplication ratio of PLL circuit 1.
×
1,
×
1/2,
× 1/
3,
and
×
1/4 can be selected as the division ratios of dividers 1 and 2. Set the rate in the frequency
control register. The on/off state of PLL circuit 2 and the multiplication ratio are determined by
the mode.
10.4
Register Description
The CPG includes the following register. Refer to section 23, List of Registers, for more details of
the addresses and access sizes.
•
Frequency control register (FRQCR)
10.4.1
Frequency Control Register (FRQCR)
The frequency control register (FRQCR) is a 16-bit read/write register used to specify, the
frequency multiplication ratio of PLL circuit 1, and the frequency division ratio of the CPU clock
and the peripheral clock. Only word access can be used on the FRQCR register.
The FRQCR register is initialized to H'0102 at a power-on reset by the
RESETP
pin and retains its
previous value at a manual reset or in standby mode.
Bit
Bit Name
Initial Value
R/W
Description
15
5
4
STC2
STC1
STC0
0
0
0
R/W
R/W
R/W
Frequency Multiplication Ratio
These bits specify the frequency multiplication ratio
of PLL circuit 1.
000:
×
1
001:
×
2
100:
×
3
010:
×
4
Other than the above: Reserved (Setting prohibited)
Note:
Do not set the output frequency of PLL circuit
1 higher than 133 MHz.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...