Section 2 CPU
Rev. 5.00 May 29, 2006 page 27 of 698
REJ09B0146-0500
2.3.3
Instruction Formats
Table 2.3 explains the meaning of instruction formats and source and destination operands. The
meaning of the operands depends on the operation code. The following symbols are used.
xxxx:
Operation code
mmmm: Source register
nnnn:
Destination register
iiii:
Immediate data
dddd:
Displacement
Table 2.3
Instruction Formats
Instruction Format
Source
Operand
Destination
Operand
Instruction
Example
0 format
xxxx
xxxx
xxxx
xxxx
15
0
—
—
NOP
—
nnnn: register
direct
MOVT
Rn
Control register or
system register
nnnn: register
direct
STS
MACH,Rn
n format
xxxx
xxxx
xxxx
nnnn
15
0
Control register or
system register
nnnn: register
indirect with
pre-decrement
STC.L
SR,@–Rn
m
format
xxxx
mmmm
xxxx
xxxx
15
0
mmmm: register
direct
Control register
or system
register
LDC
Rm,SR
mmmm: register
indirect with post-
increment
Control register
or system
register
LDC.L
@Rm+,SR
mmmm: register
indirect
—
JMP
@Rm
mmmm: PC-
relative using Rm
—
BRAF
Rm
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...