Section 24 Electrical Characteristics
Rev. 5.00 May 29, 2006 page 661 of 698
REJ09B0146-0500
CK
ADTRG
input
ADCR
1 state
t
TRGW
t
TRGS
Figure 24.60 External Trigger Input Timing
P
φ
Write
signal
ADF
*
1
Input sampling
timing
Legend:
t
D
: A/D conversion start delay
t
SPL
: Input sampling time
t
CONV
: A/D conversion time
Notes: 1. ADCSR write cycle
2. ADCSR address
Address
*
2
t
D
t
SPL
t
CONV
Figure 24.61 A/D Conversion Timing
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...